# **Embedded System (ES)**

Lecturer: Dr. Cheng-Kai Lu

Phone: (02)7749-3554

Office: TD302/BAIR Lab

Email: cklu@ntnu.edu.tw



# Outline

### In this lecture, we will cover:

- Review on the **important points** which were covered in the previous lectures
- Major Classes of Assembly Instructions
- ARM Assembly Programming: Translating C Control
   Statements and Function Calls
- Translating C Control Statements and Function Calls, Loops,
   Interrupt Processing
- In-Class Lab



# Recap: OS Scheduling Techniques

- Round-Robin Scheduling
- Pre-emptive Scheduling:
  - Rate Monotonic Scheduling (RMS): This is static priority-driven preemptive scheduling

$$U_{CPU\_RMS} = \sum_{i=1}^{n} \frac{C_i}{P_i} \leq U_{CPU(bound)} = n(\sqrt[n]{2} - 1)$$

- Earliest Deadline First (EDF): This is dynamic priority-driven preemptive scheduling

Schedulable or not?

$$U = \sum_{i=1}^n rac{C_i}{T_i} \leq 1,$$

Cooperative (non-preemptive) Scheduling Techniques



# Recap: Protecting Shared Resources and Synchronizing Threads

- Queue: pass messages (data) between threads
- Lock: allows only one thread to enter the "locked" section of code
- Mutex (MUTual EXclusion): Like a lock, but system wide (shared by multiple processes)
- Semaphore: allows multiple threads to enter a critical section of code



# Recap: RTOS

return





### Exercise 0

```
Semaphore S = 2; // Counting semaphore initialized to 2
int shared var = 1;
void TaskA() {
  P(S);
  shared var += 2;
  P(S);
  shared var *= 3;
  V(S);
  V(S);
void TaskB() {
  P(S);
  shared var += 5;
  V(S);
void TaskC() {
  P(S);
  shared var *= 2;
  V(S);
void main() {
  Start(TaskA);
  Start(TaskB);
  Start(TaskC);
```

- What are the possible final values of shared var after all tasks complete?
- Which task(s) could block temporarily, and why?
- Total number of context switches caused by blocking



# **Assembly Instructions**



# Primitive Types and Sizes

| Name                | Number of Bytes sizeof() | Range                                                      |
|---------------------|--------------------------|------------------------------------------------------------|
| long                | 4                        | -2,147,483,648 to<br>2,147,483,647                         |
| signed long         | 4                        | -2,147,483,648 to<br>2,147,483,647                         |
| unsigned long       | 4                        | 0 to 4,294,967,295                                         |
| long long           | 8                        | -9,223,372,036,854,775,808<br>to 9,223,372,036,854,775,807 |
| float               | 4                        | $\pm 1.175$ e-38 to $\pm 3.402$ e38                        |
| double              | Varies by platform       |                                                            |
| double (on TM4C123) | 8                        | $\pm 2.3E-308$ to $\pm 1.7E+308$                           |

- Primitive types in C: char, short, int, long, float, double default modifier on primitive types is **signed** (not unsigned)
- Note: char does not have a standard default, it depends on Compiler settings



# Major Classes of Assembly Instructions

### Data Movement

- Move data between registers
- Move data in & out of Memory
- Different addressing modes
- Logic & Arithmetic
  - Addition, subtraction, etc.
  - AND, OR, bit shift, etc.
- Control Flow
  - Control which sections of code should be executed (e.g. In C "IF", "CASE", "WHILE", etc.
  - Function Calls



# Instructions to move data: Brief Summary

- Move
  - MOV Rd, Rt Move Between Registers:  $Rd \leftarrow Rt$
  - MOVW Rd, #Imm16 Constant to Register: Rd ← #Imm16
  - MOVI Rd, #Imm16 Constant to upper Register: Rd ← #Imm16
- Load (LoaD to Register)
  - LDR Rd, [Rn, #Offset] Load 32-bit: Rd ← [Rn + #Offset]
  - LDRB Rd, [Rn, #Offset] Load 8-bit: Rd ← [Rn + #Offset]
  - LDRH Rd, [Rn, #Offset] Load 16-bit:  $Rd \leftarrow [Rn + \#Offset]$
- Store (STore from Register)
  - STR Rt, [Rn, #Offset] Load 32-bit: [Rn + #Offset] ← Rt
  - STRB Rt, [Rn, #Offset] Load 8-bit: [Rn + #Offset] ← Rt
  - STRH Rt, [Rn, #Offset] Load 16-bit: [Rn + #Offset] ← Rt
  - STR Rt, Rt2, [Rn, #Offset] Load 64-bit: [Rn + #Offset] ← Rt [Rn + #Offset + 4] ← Rt2

### **Arithmetic Instruction**

Brief overview of arithmetic instructions

Addition: ADD, ADC, ADDW

Subtraction: SUB, SBC

Logic: AND, ORR, EOR

Shift: LSL, LSR, ASR, ROR

**Compliments**: NEG

Multiplication: MUL, SMULL, UMULL

### **ADD**

ADD: Add two registers without a carry flag

Syntax: ADD{S} Rd, Rn, Rm {,shift}

Operands:  $0 \le d \le 15$ ,  $0 \le n \le 15$ ,  $0 \le m \le 15$ 

Operations: Rd  $\leftarrow$  Rn + Rm (omitting shift), PC  $\leftarrow$  PC+4

**Binary Format:** 

shift omitted
imm3:imm2=0
type = 0

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5 | 4   | 3   | 2 | 1  | 0 |
|---|----|----|----|----|----|----|---|---|----|----|---|-----|-----|---|----|---|
| ſ | 1  | 1  | 1  | 0  | 1  | 0  | 1 | 1 | 0  | 0  | 0 | S   |     | R | n  | T |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5 | 4   | - 3 | 2 | 1  | 0 |
| ( | 0) | iı | nm | 3  |    | R  | d |   | im | m2 | t | ype |     | I | Rm |   |

Note: if the shift is not omitted, then Rm is shifted based on the encodings given in ARM Instruction Set

# ADD with carry

ADC: Add two registers with carry flag (C)

Syntax: ADC{S} Rd, Rn, Rm {,shift}

Operands:  $0 \le d \le 15$ ,  $0 \le n \le 15$ ,  $0 \le m \le 15$ 

Operations: Rd  $\leftarrow$  Rn + Rm + C (omitting shift), PC  $\leftarrow$  PC+4

**Binary Format:** 

shift omitted

imm3:imm2=0

type = 
$$0$$

| 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5 | 4   | 3 | 2 | 1  | 0 |
|-----|----|----|----|----|----|---|---|----|----|---|-----|---|---|----|---|
| 1   | 1  | 1  | 0  | 1  | 0  | 1 | 1 | 0  | 1  | 0 | S   |   | R | n  |   |
| 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5 | 4   | 3 | 2 | 1  | 0 |
| (0) | iı | nm | 3  |    | R  | d |   | im | m2 | t | ype |   | F | Rm |   |

Note: if the shift is not omitted, then Rm is shifted based on the encodings given in ARM Instruction Set

# General Purpose Register File



# Status Register (SREG)

| Bits | 31 30 29 28 27 | 26:25 24 23:20 | 19:16 15:10   | 9 8 7 6 5 4 3 2 1 0 |  |  |  |  |  |  |  |
|------|----------------|----------------|---------------|---------------------|--|--|--|--|--|--|--|
| APSR | NZCVQ          |                | GE*           | Reserved            |  |  |  |  |  |  |  |
| IPSR |                | Reserved       |               | Exception Number    |  |  |  |  |  |  |  |
| EPSR | Reserved       | ICI/IT T Res   | served ICI/IT | ICI/IT Reserved     |  |  |  |  |  |  |  |

(a) Three individual register – APSR, IPSR and EPSR.

| Bits | 31 3 | 80 2 | 9 28       | 27 | 26:25  | 24 | 23:20 | 19:16 | 15:10  | 9 | 8 | 7  | 6   | 5   | 4 | 3  | 2  | 1 | 0 |
|------|------|------|------------|----|--------|----|-------|-------|--------|---|---|----|-----|-----|---|----|----|---|---|
| PSR  | N Z  | z c  | : <b>V</b> | Q  | ICI/IT | Т  |       | GE*   | ICI/IT |   | E | XC | ept | ion | N | um | be | r |   |

(b) The combined register PSR.

Structure and bit functions in special registers.



# Status Register (SREG): Common flags

# • Z: Zero flag

Set to 1 when the result of an instruction is 0

## C: Carry flag

 Set to 1 when the result of an instruction causes a carry to occur

### N: Negative

 Set to 1 to indicate the result of an instruction is negative

### V: Overflow

 Set to 1 to indicate the result of an instruction caused an overflow



//long long is a 64-bit type

long long A; //located at 0x1000\_A000
long long B; //located at 0x1000\_B000

$$A = A + B;$$

## Data Me

B

| 355500000000000000000000000000000000000 |      |
|-----------------------------------------|------|
| 0x1000_B003                             | 0x00 |
| 0x1000_B002                             | 0x00 |
| 0x1000_B001                             | 0x00 |
| 0x1000_B000                             | 0x00 |
| 0x1000_B003                             | 0x00 |
| 0x1000_B002                             | 0x00 |
| 0x1000_B001                             | 0x00 |
| 0x1000_B000                             | 0x01 |
| •••                                     |      |
| 0x1000_A007                             | 0x00 |
| 0x1000_A006                             | 0x00 |
| 0x1000_A005                             | 0x00 |
| 0x1000_A004                             | 0xFF |
| 0x1000_A003                             | 0xFF |
| 0x1000_A002                             | 0xFF |
| 0x1000_A001                             | 0xFF |
| 0x1000_A000                             | 0xFF |
|                                         |      |

```
//long long is a 64-bit type
long long A; //located at 0x1000_A000
long long B; //located at 0x1000_B000
A = A + B;
```

### Register File

| R15       | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| •••       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| <b>R7</b> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| R6        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| R5        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| R4        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| R3        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| R2        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| R1        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| R0        | The state of the s |

### Data Me.

B

| 0x1000_B003 | 0x00 |
|-------------|------|
| 0x1000_B002 | 0x00 |
| 0x1000_B001 | 0x00 |
| 0x1000_B000 | 0x00 |
| 0x1000_B003 | 0x00 |
| 0x1000_B002 | 0x00 |
| 0x1000_B001 | 0x00 |
| 0x1000_B000 | 0x01 |
| •••         |      |
| 0x1000_A007 | 0x00 |
| 0x1000_A006 | 0x00 |
| 0x1000_A005 | 0x00 |
| 0x1000_A004 | 0xFF |
| 0x1000_A003 | 0xFF |
| 0x1000_A002 | 0xFF |
| 0x1000_A001 | 0xFF |
| 0x1000_A000 | 0xFF |



```
//long long is a 64-bit type
long long A; //located at 0x1000_A000
long long B; //located at 0x1000_B000
A = A + B;
```

MOVW R0, 0xA000; get A address

### Register File

| R15       |             |
|-----------|-------------|
| •••       |             |
| <b>R7</b> |             |
| R6        |             |
| R5        |             |
| R4        |             |
| R3        |             |
| <b>R2</b> |             |
| R1        |             |
| R0        | 0x0000_A000 |
| ATTA =    | いまれたは、腹     |

### Data Memory

|         | Data Mer    | HOLA |
|---------|-------------|------|
| a)(800) | 0x1000_B003 | 0x00 |
|         | 0x1000_B002 | 0x00 |
|         | 0x1000_B001 | 0x00 |
|         | 0x1000_B000 | 0x00 |
|         | 0x1000_B003 | 0x00 |
|         | 0x1000_B002 | 0x00 |
|         | 0x1000_B001 | 0x00 |
| В       | 0x1000_B000 | 0x01 |
|         | •••         |      |
|         | 0x1000_A007 | 0x00 |
|         | 0x1000_A006 | 0x00 |
|         | 0x1000_A005 | 0x00 |
|         | 0x1000_A004 | 0xFF |
|         | 0x1000_A003 | 0xFF |
|         | 0x1000_A002 | 0xFF |
|         | 0x1000_A001 | 0xFF |
| A       | 0x1000_A000 | 0xFF |

圆立意湾師範大學 NATIONAL TAIWAN NORMAL UNIVERSITY

```
//long long is a 64-bit type
long long A; //located at 0x1000_A000
long long B; //located at 0x1000_B000
A = A + B;
MOVW R0, 0xA000;get A address
MOVT R0, 0x1000
```

### Register File

| R15       |             |
|-----------|-------------|
| •••       |             |
| <b>R7</b> |             |
| R6        |             |
| R5        |             |
| R4        |             |
| R3        |             |
| R2        |             |
| R1        |             |
| R0        | 0x1000_A000 |

| 0x00 |
|------|
| 0x00 |
| 0x01 |
|      |
| 0x00 |
| 0x00 |
| 0x00 |
| 0xFF |
|      |



```
//long long is a 64-bit type
long long A; //located at 0x1000 A000
long long B; //located at 0x1000 B000
A = A + B;
MOVW R0, 0xA000; get A address
MOVT R0, 0x1000
MOVW R1, 0xB000; get B Address Register File
```

| R15       |             |
|-----------|-------------|
| •••       |             |
| <b>R7</b> |             |
| R6        |             |
| R5        |             |
| R4        |             |
| R3        |             |
| R2        |             |
| R1        | 0x0000_B000 |
| R0        | 0x1000_A000 |
| A PA      | 11之表示[15]   |

### Date

| - Colden    | TO I |
|-------------|------|
| 0x1000_B003 | 0x00 |
| 0x1000_B002 | 0x00 |
| 0x1000_B001 | 0x00 |
| 0x1000_B000 | 0x00 |
| 0x1000_B003 | 0x00 |
| 0x1000_B002 | 0x00 |
| 0x1000_B001 | 0x00 |
| 0x1000_B000 | 0x01 |
| •••         |      |
| 0x1000_A007 | 0x00 |
| 0x1000_A006 | 0x00 |
| 0x1000_A005 | 0x00 |
| 0x1000_A004 | 0xFF |
| 0x1000_A003 | 0xFF |
| 0x1000_A002 | 0xFF |
| 0x1000_A001 | 0xFF |
| 0x1000_A000 | 0xFF |



```
//long long is a 64-bit type
long long A; //located at 0x1000 A000
long long B; //located at 0x1000 B000
A = A + B;
```

MOVW R0, 0xA000; get A address MOVT R0, 0x1000

MOVW R1, 0xB000; get B Address Register File

MOVT R1, 0x1000

| R15       |             |
|-----------|-------------|
| •••       |             |
| <b>R7</b> |             |
| R6        |             |
| R5        |             |
| R4        |             |
| R3        |             |
| R2        |             |
| R1        | 0x1000_B000 |
| R0        | 0x1000_A000 |

### Daila

| 0x1000_B003 | 0x00 |
|-------------|------|
| 0x1000_B002 | 0x00 |
| 0x1000_B001 | 0x00 |
| 0x1000_B000 | 0x00 |
| 0x1000_B003 | 0x00 |
| 0x1000_B002 | 0x00 |
| 0x1000_B001 | 0x00 |
| 0x1000_B000 | 0x01 |
| •••         |      |
| 0x1000_A007 | 0x00 |
| 0x1000_A006 | 0x00 |
| 0x1000_A005 | 0x00 |
| 0x1000_A004 | 0xFF |
| 0x1000_A003 | 0xFF |
| 0x1000_A002 | 0xFF |
| 0x1000_A001 | 0xFF |
| 0x1000_A000 | 0xFF |



```
//long long is a 64-bit type
long long A; //located at 0x1000 A000
long long B; //located at 0x1000 B000
A = A + B;
MOVW R0, 0xA000; get A address
MOVT R0, 0x1000
MOVW R1, 0xB000; get B Address
MOVT R1, 0x1000
LDR R2, [R0, #0] ; load low A
```

| Res  | giste | r Fi  | le |
|------|-------|-------|----|
| 11/6 | 51310 | 1 1 1 |    |

B

| R15       |             |
|-----------|-------------|
| •••       |             |
| <b>R7</b> |             |
| R6        |             |
| R5        |             |
| R4        |             |
| R3        |             |
| R2        | OxFFFF_FFFF |
| R1        | 0x1000_B000 |
| R0        | 0x1000_A000 |

### Date

| 0x1000_B003 | 0x00 |
|-------------|------|
| 0x1000_B002 | 0x00 |
| 0x1000_B001 | 0x00 |
| 0x1000_B000 | 0x00 |
| 0x1000_B003 | 0x00 |
| 0x1000_B002 | 0x00 |
| 0x1000_B001 | 0x00 |
| 0x1000_B000 | 0x01 |
| •••         |      |
| 0x1000_A007 | 0x00 |
| 0x1000_A006 | 0x00 |
| 0x1000_A005 | 0x00 |
| 0x1000_A004 | 0xFF |
| 0x1000_A003 | 0xFF |
| 0x1000_A002 | 0xFF |
| 0x1000_A001 | 0xFF |
| 0x1000_A000 | 0xFF |



```
//long long is a 64-bit type
long long A; //located at 0x1000 A000
long long B; //located at 0x1000 B000
A = A + B;
MOVW R0, 0xA000; get A address
MOVT R0, 0x1000
MOVW R1, 0xB000; get B Address Register File
MOVT R1, 0x1000
LDR R2, [R0, #0] ;load low A
LDR R3, [R0, #4] ; load hi A
```

| R15       |             |
|-----------|-------------|
| •••       |             |
| <b>R7</b> |             |
| R6        |             |
| R5        |             |
| R4        |             |
| R3        | 0x0000_00FF |
| R2        | OxFFFF_FFFF |
| R1        | 0x1000_B000 |
| R0        | 0x1000_A000 |

| <b>85</b> 0000 | 000000000000000000000000000000000000000 |      |
|----------------|-----------------------------------------|------|
|                | 0x1000_B003                             | 0x00 |
|                | 0x1000_B002                             | 0x00 |
|                | 0x1000_B001                             | 0x00 |
|                | 0x1000_B000                             | 0x00 |
|                | 0x1000_B003                             | 0x00 |
|                | 0x1000_B002                             | 0x00 |
|                | 0x1000_B001                             | 0x00 |
|                | 0x1000_B000                             | 0x01 |
| В              | •••                                     |      |
| Ī              | 0x1000_A007                             | 0x00 |
|                | 0x1000_A006                             | 0x00 |
|                | 0x1000_A005                             | 0x00 |
|                | 0x1000_A004                             | 0xFF |
|                | 0x1000_A003                             | 0xFF |
|                | 0x1000_A002                             | 0xFF |
|                | 0x1000_A001                             | 0xFF |
| A              | 0x1000_A000                             | 0xFF |



```
//long long is a 64-bit type
long long A; //located at 0x1000 A000
long long B; //located at 0x1000 B000
A = A + B;
MOVW R0, 0xA000; get A address
MOVT R0, 0x1000
MOVW R1, 0xB000; get B Address Register File
MOVT R1, 0x1000
LDR R2, [R0, #0] ; load low A
LDR R3, [R0, #4] ;load hi A
LDR R4, [R1, #0] ; load low B
```

| R15       |             |
|-----------|-------------|
| •••       |             |
| <b>R7</b> |             |
| R6        |             |
| R5        |             |
| R4        | 0x0000_0001 |
| R3        | 0x0000_00FF |
| R2        | OxFFFF_FFFF |
| R1        | 0x1000_B000 |
| R0        | 0x1000_A000 |

| 000000000000000000000000000000000000000 | 000  |
|-----------------------------------------|------|
| 0x1000_B003                             | 0x00 |
| 0x1000_B002                             | 0x00 |
| 0x1000_B001                             | 0x00 |
| 0x1000_B000                             | 0x00 |
| 0x1000_B003                             | 0x00 |
| 0x1000_B002                             | 0x00 |
| 0x1000_B001                             | 0x00 |
| 0x1000_B000                             | 0x01 |
| •••                                     |      |
| 0x1000_A007                             | 0x00 |
| 0x1000_A006                             | 0x00 |
| 0x1000_A005                             | 0x00 |
| 0x1000_A004                             | 0xFF |
| 0x1000_A003                             | 0xFF |
| 0x1000_A002                             | 0xFF |
| 0x1000_A001                             | 0xFF |
| 0x1000_A000                             | 0xFF |



```
//long long is a 64-bit type
long long A; //located at 0x1000 A000
long long B; //located at 0x1000 B000
A = A + B;
MOVW R0, 0xA000; get A address
MOVT R0, 0x1000
MOVW R1, 0xB000; get B Address Register File
MOVT R1, 0x1000
LDR R2, [R0, #0] ;load low A
LDR R3, [R0, #4] ;load hi A
LDR R4, [R1, #0] ; load low B
```

LDR R5, [R1, #4] ; load hi B

B

| R15 |             |
|-----|-------------|
|     |             |
| R7  |             |
| R6  |             |
| R5  | 0x0000_0000 |
| R4  | 0x0000_0001 |
| R3  | 0x0000_00FF |
| R2  | 0xFFFF_FFFF |
| R1  | 0x1000_B000 |
| R0  | 0x1000_A000 |

| <u>~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~</u> |      |
|----------------------------------------------|------|
| 0x1000_B003                                  | 0x00 |
| 0x1000_B002                                  | 0x00 |
| 0x1000_B001                                  | 0x00 |
| 0x1000_B000                                  | 0x00 |
| 0x1000_B003                                  | 0x00 |
| 0x1000_B002                                  | 0x00 |
| 0x1000_B001                                  | 0x00 |
| 0x1000_B000                                  | 0x01 |
| •••                                          |      |
| 0x1000_A007                                  | 0x00 |
| 0x1000_A006                                  | 0x00 |
| 0x1000_A005                                  | 0x00 |
| 0x1000_A004                                  | 0xFF |
| 0x1000_A003                                  | 0xFF |
| 0x1000_A002                                  | 0xFF |
| 0x1000_A001                                  | 0xFF |
| 0x1000_A000                                  | 0xFF |



```
//long long is a 64-bit type
long long A; //located at 0x1000 A000
long long B; //located at 0x1000 B000
A = A + B;
MOVW R0, 0xA000; get A address
MOVT R0, 0x1000
MOVW R1, 0xB000; get B Address Register File
MOVT R1, 0x1000
LDR R2, [R0, #0] ;load low A
LDR R3, [R0, #4] ;load hi A
LDR R4, [R1, #0] ; load low B
LDR R5, [R1, #4] ;load hi B
ADDS R2, R4; A+B low
```

| R15 |             |
|-----|-------------|
|     |             |
| R7  |             |
| R6  |             |
| R5  | 0x0000_0000 |
| R4  | 0x0000_0001 |
| R3  | 0x0000_00FF |
| R2  | 0x0000_0000 |
| R1  | 0x1000_B000 |
| R0  | 0x1000_A000 |

### Date

| 0x1000_B003 | 0x00 |
|-------------|------|
| 0x1000_B002 | 0x00 |
| 0x1000_B001 | 0x00 |
| 0x1000_B000 | 0x00 |
| 0x1000_B003 | 0x00 |
| 0x1000_B002 | 0x00 |
| 0x1000_B001 | 0x00 |
| 0x1000_B000 | 0x01 |
| •••         |      |
| 0x1000_A007 | 0x00 |
| 0x1000_A006 | 0x00 |
| 0x1000_A005 | 0x00 |
| 0x1000_A004 | 0xFF |
| 0x1000_A003 | 0xFF |
| 0x1000_A002 | 0xFF |
| 0x1000_A001 | 0xFF |
| 0x1000_A000 | 0xFF |

```
//long long is a 64-bit type
long long A; //located at 0x1000 A000
long long B; //located at 0x1000 B000
A = A + B;
MOVW R0, 0xA000; get A address
MOVT R0, 0x1000
MOVW R1, 0xB000; get B Address Register File
MOVT R1, 0x1000
LDR R2, [R0, #0] ;load low A
LDR R3, [R0, #4] ;load hi A
LDR R4, [R1, #0] ; load low B
LDR R5, [R1, #4] ; load hi B
ADDS R2, R4 ; A+B low
ADCS R3, R5; A+B hi + carry
```

| R15 |             |
|-----|-------------|
|     |             |
| R7  |             |
| R6  |             |
| R5  | 0x0000_0000 |
| R4  | 0x0000_0001 |
| R3  | 0x0000_0100 |
| R2  | 0x0000_0000 |
| R1  | 0x1000_B000 |
| R0  | 0x1000_A000 |

### Date.

| 0x1000_B003 | 0x00 |
|-------------|------|
| 0x1000_B002 | 0x00 |
| 0x1000_B001 | 0x00 |
| 0x1000_B000 | 0x00 |
| 0x1000_B003 | 0x00 |
| 0x1000_B002 | 0x00 |
| 0x1000_B001 | 0x00 |
| 0x1000_B000 | 0x01 |
|             |      |
| 0x1000_A007 | 0x00 |
| 0x1000_A006 | 0x00 |
| 0x1000_A005 | 0x00 |
| 0x1000_A004 | 0xFF |
| 0x1000_A003 | 0xFF |
| 0x1000_A002 | 0xFF |
| 0x1000_A001 | 0xFF |
| 0x1000_A000 | 0xFF |



```
//long long is a 64-bit type
long long A; //located at 0x1000 A000
long long B; //located at 0x1000 B000
A = A + B;
MOVW R0, 0xA000; get A address
MOVT R0, 0x1000
MOVW R1, 0xB000; get B Address Register File
MOVT R1, 0x1000
LDR R2, [R0, #0] ;load low A
LDR R3, [R0, #4] ;load hi A
LDR R4, [R1, #0] ; load low B
LDR R5, [R1, #4] ; load hi B
ADDS R2, R4 ; A+B low
ADCS R3, R5 ; A+B hi + carry
STR R2, [R0, #0]; Store A low
```

| R15 |             |
|-----|-------------|
|     |             |
| R7  |             |
| R6  |             |
| R5  | 0x0000_0000 |
| R4  | 0x0000_0001 |
| R3  | 0x0000_0100 |
| R2  | 0x0000_0000 |
| R1  | 0x1000_B000 |
| R0  | 0x1000_A000 |

| 0x1000_B003 | 0x00 |
|-------------|------|
| 0x1000_B002 | 0x00 |
| 0x1000_B001 | 0x00 |
| 0x1000_B000 | 0x00 |
| 0x1000_B003 | 0x00 |
| 0x1000_B002 | 0x00 |
| 0x1000_B001 | 0x00 |
| 0x1000_B000 | 0x01 |
| •••         |      |
| 0x1000_A007 | 0x00 |
| 0x1000_A006 | 0x00 |
| 0x1000_A005 | 0x00 |
| 0x1000_A004 | 0xFF |
| 0x1000_A003 | 0x00 |
| 0x1000_A002 | 0x00 |
| 0x1000_A001 | 0x00 |
| 0x1000_A000 | 0x00 |

```
//long long is a 64-bit type
long long A; //located at 0x1000 A000
long long B; //located at 0x1000 B000
A = A + B;
MOVW R0, 0xA000; get A address
MOVT R0, 0x1000
MOVW R1, 0xB000; get B Address Register File
MOVT R1, 0x1000
                              R15
LDR R2, [R0, #0] ; load low A
                              R7
LDR R3, [R0, #4] ;load hi A
                              R6
LDR R4, [R1, #0] ; load low B
                              R5
LDR R5, [R1, #4] ;load hi B
                              R4
ADDS R2, R4; A+B low
ADCS R3, R5; A+B hi + carry
                              R2
STR R2, [R0, #0]; Store A low
                              R1
STR R3, [R0, #4];Store A hi
                              R0
```

### Data

B

| 000000000000000000000000000000000000000 |      |
|-----------------------------------------|------|
| 0x1000_B003                             | 0x00 |
| 0x1000_B002                             | 0x00 |
| 0x1000_B001                             | 0x00 |
| 0x1000_B000                             | 0x00 |
| 0x1000_B003                             | 0x00 |
| 0x1000_B002                             | 0x00 |
| 0x1000_B001                             | 0x00 |
| 0x1000_B000                             | 0x01 |
| •••                                     |      |
| 0x1000_A007                             | 0x00 |
| 0x1000_A006                             | 0x00 |
| 0x1000_A005                             | 0x01 |
| 0x1000_A004                             | 0x00 |
| 0x1000_A003                             | 0x00 |
| 0x1000_A002                             | 0x00 |
| 0x1000_A001                             | 0x00 |
| 0x1000_A000                             | 0x00 |

**R3** 

0x0000 0000

0x0000 0001

0x0000 0100

0x0000 0000

0x1000 B000

0x1000 A000

# **ADD Immediate**

ADDW: Add a 12-bit constant to a register

Syntax: ADDW {Rd,} Rn, #Imm12

Operands:  $16 \le d \le 31$ ,  $0 \le n \le 31$ ,  $0 \le \#Imm12 \le 2047$ 

#lmm12 = i:imm3:lmm8

Operations: Rd  $\leftarrow$  Rn+#Imm12, PC  $\leftarrow$  PC+4

**Binary Format:** 

| 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7                       | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-----|----|----|----|----|---|---|-------------------------|---|---|---|---|---|---|---|
| 1  | 1   | 1  | 1  | 0  | i  | 1 | 0 | 0                       | 0 | 0 | 0 |   | R | n |   |
| 15 | 1.4 | 12 | 12 | 11 | 10 | 0 | 0 | 7                       | - | 5 | 4 | 2 | 2 | 1 | 0 |
| 15 | 14  | 13 | 12 | 11 | 10 | 9 | 0 | 7 6 5 4 3 2 1 0<br>imm8 |   |   |   |   |   |   |   |

# **Logical AND**

AND: Bitwise AND of two registers

Syntax: AND{S} Rd, Rn, Rm {,shift}

Operands:  $0 \le d \le 15$ ,  $0 \le n \le 15$ ,  $0 \le m \le 15$ 

Operations: Rd ← Rn and Rm (omitting shift), PC ← PC+4

**Binary Format:** 

shift omitted

imm3:imm2=0

type = 0

| 15  | 14 | 13 | 12 | 11  | 10 | 9 | 8 | 7    | 6 | 5 | 4    | 3 | 2   | 1 | 0   |  |
|-----|----|----|----|-----|----|---|---|------|---|---|------|---|-----|---|-----|--|
| 1   | 1  | 1  | 0  | 1   | 0  | 1 | 0 | 0    | 0 | 0 | S    |   | R   | n |     |  |
| 15  | 14 | 13 | 12 | 11  | 10 | 9 | 8 | 7    | 6 |   | 5 4  | 1 | 3 2 | 2 | 1 0 |  |
| (0) | i  | mm | 13 | 3 1 |    |   |   | imm2 |   |   | type | 2 | Rm  |   |     |  |

Note: if the shift is not omitted, then Rm is shifted based on the encodings given in ARM Instruction Set

# Logical AND with Immediate

AND: Bitwise AND of register with constant

Syntax: AND{S} Rd, Rn, #const

Operands:  $0 \le d \le 15$ ,  $0 \le n \le 15$ ,  $0 \le const \le 255$ 

Operations: Rd ← Rn and #const, PC ← PC+4

**Binary Format:** 

 $0 \le const \le 255$ 

const=

i:imm3:imm8

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 0 | 0 | 0 | 0 | S  |    | R | n |   |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
| 0  | ir | nm | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |

Note: If constis greater than 255, See section 4.2 of ARM Instruction Set how to determine valid values for const.

# Multiply (32-bit result)

MUL: Multiply two registers give lower 32 bits of result

Syntax: MUL {Rd,} Rn, Rm

Operands:  $0 \le d \le 15$ ,  $0 \le n \le 15$ ,  $0 \le m \le 15$ 

Operations: Rd  $\leftarrow$  Rn \* Rm, PC  $\leftarrow$  PC+4

**Binary Format:** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |  |
|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|--|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 0 | 0 | 0 |   | Rn |   |   |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |  |
| 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 0 | 0 |   | R  | m |   |  |



# Multiply Unsigned (64-bit result)

UMULL: Multiply two registers gives 64 bit result

Syntax: UMULL RdLo, RdHi, Rn, Rm

Operands:  $0 \le d \le 15$ ,  $0 \le n \le 15$ ,  $0 \le Lo \le 15$ ,  $0 \le Hi \le 15$ 

Operations: RdHi:RdLo ← Rn \* Rm, PC ← PC+4

**Binary Format:** 

| 15 | 14   | 13 | 12 | 11 | 10   | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2 | 1 | 0 |
|----|------|----|----|----|------|---|---|---|---|---|---|----|---|---|---|
| 1  | 1    | 1  | 1  | 1  | 0    | 1 | 1 | 1 | 0 | 1 | 0 | Rn |   |   |   |
| 15 | 14   | 13 | 12 | 11 | 10   | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2 | 1 | 0 |
|    | RdLo |    |    |    | RdHi |   |   |   | 0 | 0 | 0 | Rm |   |   |   |



# Major Classes of Assembly Instructions

### Data Movement

- Move data between registers
- Move data in & out of Memory
- Different addressing modes
- Logic & Arithmetic
  - Addition, subtraction, etc.
  - AND, ORR, EOR (Exclusive OR), bit shift, etc.

### Control Flow

- Control which sections of code should be executed (e.g. In C "IF", "CASE", "WHILE", etc.
- Function Calls



# ARM Assembly Programming: Translating C Control Statements and Function Calls



# **C Control Statements**

#### Recall control statements in C:

```
If statement:
if (cond)
{
   if-body;
}
```

```
If-else statement:
if (cond)
  if-body
else
  else-body;
```

# C Control Statements

#### Loop statements:

```
Do-While statement:
 While statement:
 while (cond)
                       do
                          loop-body
    loop-body;
                        } while (cond);
For statement:
for (init-expr; cond-expr; incr-expr)
  loop-body;
```

#### **Control Flow**

- Control Flow: mechanisms that allow a program to make decisions about what instruction to be executed next from program memory
- Without control flow:
  - A CPU would always just execute the next instruction in program (code) memory
  - A computer would be limited in the types of functionality it could execute
- Two assembly instructions are typically part of any assembly langue to enable the implementation of control flow
  - Compare: Typically subtracts two things and updates the flags in the Status Register (i.e. Zero, Carry, Negative, Overflow flags)
  - Branch: Based on which flags of the Status Register are set, it directs the CPU to go to the next instruction in code memory or to "branch" to an alternative place in code memory.



## **Control Flow Basics**

### Steps to implement control flow:

- 1. Set flags in the Status Register
- Use a Branch instruction to check for particular Status Register flag values
  - A. Branch not taken: If the conditions being checked are not met, then go to the next instruction in program (code) memory.
  - B. Branch taken: if the conditions being check are met, then go to an alternative location in code memory, typically indicated by a label.

### Example:

```
MOVW R1, 0xFFFF

MOVW R2, 0x0000

CMP R1, R2 ; compare R1, and R2 and set flags

BEQ endif ; check flags, and branch to "endif"

; if r1 == r2 (i.e. Zero flag(Z) =1)

endif:
```

# Setting Status Register Flags

- Which instructions can update the Status Register Flags?:
  - In general, consult the Assembly Instruction Set manual
- Some examples:
  - Compare: e.g. CMP, often used to help check for ==, !=, >, ≥, <,</li>
     <.</li>
  - Test: e.g. TST, TEQ, often used to check if given bits are set in a register, or check if a register is equal to a given value
  - Arithmetic: Most ARM arithmetic instructions when appended with an "S" update the Status Register
  - Logic: Most ARM logic instructions when appended with an "S" update the Status Register
  - Move: ARM has a MOV<sup>S</sup> that updates the Status Register



# Compare (register)

CMP: Subtracts two registers. Updates Status register

Syntax: CMP Rn, Rm {,<shift>}

Operands:  $0 \le n \le 15$ ,  $0 \le m \le 15$ 

Operations: Rn − Rm (omitting shift), PC ← PC+4

Binary Format:

shift omitted

imm3:imm2=0

$$type = 0$$

| 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5 | 4   | 3   | 2   | 1   | 0 |
|-----|----|----|----|----|----|---|---|----|-----|---|-----|-----|-----|-----|---|
| 1   | 1  | 1  | 0  | 1  | 0  | 1 | 1 | 1  | 0   | 1 | 1   |     | R   | n   |   |
| 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5 | 5 4 | . 3 | 3 2 | 2 1 | 0 |
| (0) | iı | mm | 3  | 1  | 1  | 1 | 1 | im | ım2 | t | ype | ;   | ]   | Rm  |   |

Note: if the shift is not omitted, then Rm is shifted based on the encodings given in ARM Instruction Set

# Compare (Immediate)

CMP: Subtract constant from reg. Update Status Register.

Syntax: CMP Rn, #const

Operands:  $0 \le n \le 15$ ,  $0 \le const \le 255$ 

Operations: Rn − #const, PC ← PC+4

**Binary Format:** 

 $0 \le const \le 255$ 

const=

i:imm3:imm8

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|-----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 1 | 1 | 0 | 1 | 1   |    | R | n |   |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
| 0  | in | nm | 3  | 1  | 1  | 1 | 1 |   |   |   | imı | m8 |   |   |   |

Note: If const is greater than 255, See section 4.2 of ARM Instruction Set how to determine valid values for const.



# Test (Register)

TST: Bitwise AND of two registers. Updates Status Register

Syntax: TST Rn, Rm {,<shift>}

Operands:  $0 \le n \le 15$ ,  $0 \le m \le 15$ 

Operations: Rn and Rm (omitting shift), PC ← PC+4

**Binary Format:** 

shift omitted

imm3:imm2=0

$$type = 0$$

|   | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5  | 4  | 3 | 2 | 1  | 0 |
|---|-----|----|----|----|----|----|---|---|----|----|----|----|---|---|----|---|
|   | 1   | 1  | 1  | 0  | 1  | 0  | 1 | 0 | 0  | 0  | 0  | 1  |   | R | n  |   |
|   | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5  | 4  | 3 | 2 | 1  | 0 |
| ( | (0) | in | nm | 3  | 1  | 1  | 1 | 1 | im | m2 | ty | pe |   | R | lm |   |

Note: if shift is not omitted, then Rm is shifted based on the encodings giving in ARM Instruction Set

# Test (Immediate)

TST: Bitwise AND reg with constant. Update Status Register

Syntax: TST Rn, #const

Operands:  $0 \le n \le 15$ ,  $0 \le const \le 255$ 

Operations: Rn and #const, PC ← PC+4

**Binary Format:** 

 $0 \le const \le 255$ 

const=

i:imm3:imm8

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 0 | 0 | 0 | 0 | 1 |   | R | n |   |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

Note: If const is greater than 255, See section 4.2 of ARM Instruction Set how to determine valid values for const.



# **Checking Status Register Flags**

- Branch instructions check if particular <u>conditions</u> are satisfied by the Status Register flags.
  - If conditions are satisfied, then CPU branches to a label
  - If conditions are not satisfied CPU goes to next instruction.
- Some Branch conditions:
  - BEQ / BNE: Is Zero flag (Z) = 1 or 0, used for comparing signed or unsigned values
  - BGT / BGE / BLT / BLE: comparing Signed values
  - BHI/BHS/BLO/BLS: comparing <u>Unsigned</u> values



# Branch (Conditional)

B{cond}: Branch to a target address if condition satisfied

Syntax: B{cond} label

Operands: cond (see 3.4.1 of ARM Instruction set)

Assembler encodes label into:PC+S:J2:J1:imm6:imm11:'0'

Operation: if(cond), then PC  $\leftarrow$  PC+ S:J2:J1:imm6:imm11:'0' else PC  $\leftarrow$  PC+ 4

**Binary Format:** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7  | 6  | 5   | 4  | 3  | 2  | 1 | 0 |
|----|----|----|----|----|----|---|----|----|----|-----|----|----|----|---|---|
| 1  | 1  | 1  | 1  | 0  | S  |   | co | nd |    |     |    | im | m6 |   |   |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7  | 6  | 5   | 4  | 3  | 2  | 1 | 0 |
| 1  | 0  | J1 | 0  | J2 |    |   |    |    | in | nm1 | 11 |    |    |   |   |



# **Table of Branch Conditions**

| Condition       | Branch | Meaning                        | Status Flag  |
|-----------------|--------|--------------------------------|--------------|
| Encoding (cond) | Туре   |                                | State        |
| 0000            | BEQ    | Equal                          | Z = 1        |
| 0001            | BNE    | Not equal                      | Z = 0        |
| 0010            | BHS    | Higher or Same (Unsigned)      | C = 1        |
| 0011            | BLO    | Lower (Unsigned)               | C = 0        |
| 0100            | BMI    | Negative                       | N = 1        |
| 0101            | BPL    | Positive                       | N=0          |
| 0110            | BVS    | Overflow                       | V=1          |
| 0111            | BCV    | No overflow                    | V=0          |
| 1000            | BHI    | Higher (Unsigned)              | C=1 & Z=0    |
| 1001            | BLS    | Lower or Same (Unsigned)       | C=0   Z=1    |
| 1010            | BGE    | Greater than or Equal (Signed) | N = V        |
| 1011            | BLT    | Less than (Signed)             | N != V       |
| 1100            | BGT    | Greater than (Signed)          | N=V & Z=0    |
| 1101            | BLE    | Less than or Equal (Signed)    | N != V   Z=1 |



## **Table of Branch Conditions**

| Condition     |                | Branch | Meaning                        | Status Flag  |  |  |
|---------------|----------------|--------|--------------------------------|--------------|--|--|
| Encoding (con | ncoding (cond) |        |                                | State        |  |  |
| 0000          |                | BEQ    | Equal                          | Z = 1        |  |  |
| 0001          |                | BNE    | Not equal                      | Z = 0        |  |  |
| 0010          |                | BHS    | Higher or Same (Unsigned)      | C = 1        |  |  |
| 0011          |                | BLO    | Lower (Unsigned)               | C = 0        |  |  |
| 0100          |                | BMI    | Negative                       | N = 1        |  |  |
| 0101          |                | BPL    | Positive                       | N=0          |  |  |
| 0110          |                | BVS    | Overflow                       | V=1          |  |  |
| 0111          |                | BCV    | No overflow                    | V=0          |  |  |
| 1000          |                | BHI    | Higher (Unsigned)              | C=1 & Z=0    |  |  |
| 1001          |                | BLS    | Lower or Same (Unsigned)       | C=0   Z=1    |  |  |
| 1010          |                | BGE    | Greater than or Equal (Signed) | N = V        |  |  |
| 1011          |                | BLT    | Less than (Signed)             | N != V       |  |  |
| 1100          |                | BGT    | Greater than (Signed)          | N=V & Z=0    |  |  |
| 1101          | 1101 BLE       |        | Less than or Equal (Signed)    | N != V   Z=1 |  |  |



# Example 1

Assume: a located @ 0x1000\_A000, b located @ 0x1000\_B000

Exercises: Write a sequence of instructions

- (a) Branch to label if a < b, a and b are variables of "signed int"
- (b) type Branch to label if a >= b, a and b are vars of "unsigned
- (c) int" type Branch to label if a == b, a and b are "int" type

variables



# Answer to Example 1

Assume: a located @ 0x1000\_A000, b located @ 0x1000\_B000

Exercise: Write a sequence of instructions

```
1. Branch to label if a < b (a and b signed int type)
    MOVW R0, 0xA000; get a address
    MOVT R0, 0x1000
    MOVW R1, 0xB000; get b Address
    MOVT R1, 0x1000
    LDR R2, [R0, #0] ;load a
    LDR R3, [R1, #0] ; load b
    CMP R2, R3
    BLT label
                  ; check if a is less than b
```



### Translate If-Statement

```
Example: Assume: a @ 0x1000_A000, b @ 0x1000_B000
  if (a < b) // assume a and b are signed ints
  {
    a = -a;
}</pre>
```

### Translate If-Statement

```
Example: Assume: a @ 0x1000_A000, b @ 0x1000_B000
 if (a < b)
   a = -a;
     MOVW R0, 0xA000; get a address
     MOVT R0, 0x1000
     MOVW R1, 0xB000; get b Address
     MOVT R1, 0x1000
     LDR R2, [R0, #0] ;load a
     LDR R3, [R1, #0] ; load b
     CMP R2, R3
     BGE endif ; take branch if complement true
     NEG R2 ; a = -a
     STR R2 [R0, #0] ;store a
```

# **If-Statement: Structure**

#### **Control and Data Flow Graph**



#### **Linear Code Layout**



## If-Statement: Structure

```
if (a < b) // C code is testing for less than
a = -a;
MOVW R0, 0xA000; get a address
MOVT R0, 0x1000
MOVW R1, 0xB000; get b Address
                                      test cond
MOVT R1, 0x1000
 LDR R2, [R0, #0] ;load a
 LDR R3, [R1, #0] ; load b
                                     br if cond=F
CMP R2, R3
BGE endif ; if complement true
                                       if-body
NEG R2 ; a = -a
 STR R2 [R0, #0] ;store a
```

endif:

# Branch (Unconditional)

B: Branch to a target address

Syntax: B label

Operands: label encoded into: S:I1:I2:imm10:imm11:'0'

Operation: PC ←PC+ S:I1:I2:imm10:imm11:'0'

**Binary Format:** 

I1 = NOT(J1 EOR S)

12 = NOT(J2 EOR S)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|-----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | S  |   |   |   | j | imn | n10 | ) |   |   |   |
|    |    |    |    |    |    |   |   |   |   |     |     |   |   |   |   |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3 | 2 | 1 | 0 |

# JF-Else Statement

```
if (cond)
  if-body
else
  else-body;
Example:
 int max, a, b;
 if (a < b)
  max = b;
 else
  max = a;
```

# If-Else Statement: Structure

#### **Control and Data Flow Graph**



#### **Linear Code Layout**





## If-Else Statement: Structure

```
int max, a, b;
if (a < b)
max = b;
else
  max = a;
                                                    (all signed)
; assume a in R0, b in R1, max address in R2
                                                test cond
                R0, R1
       CMP
       BGE
                else
                                                br if cond=F
       STR
                R1, [R2, #0]
                                                 If-body
                endif
       B
                                                  jump
else:
       STR R0, [R2, #0]
                                                else-body
endif:
```

# If and If-Else summary

For simple If and If-Else statement, the behavior of C and Assembly are complementary. So complement condition is used.

### Examples:

| - 4 |    |
|-----|----|
|     |    |
| v   | ١. |
| •   |    |

#### **Assembly**



### Caveat when comping against a constant

### C Assembly (assume a in R0)

```
If (5 > a), branch if 5 <= a?

CMP #5, R0

BLE endif
```

What is the issue?

### Caveat when comping against a constant

### C Assembly (assume a in R0)

```
If (5 > a), branch if 5 <= a?

<del>CMP #5, R0</del>

BLE endif
```

Problem: Constant must be second argument of compare!

### Caveat when comping against a constant

Translate the C code into an equivalent condition, then compile into assembly using complement condition.

C translated C

Case 1: if  $(5 > a) \Leftrightarrow$  if (a < 5),

**Assembly** 

branch if  $a \ge 5$ 

CMP R0, #5

BGE endif

### Compound Condition (&&)

```
if (a >= b \&\& b < 10 \&\& ... \&\& a > 20) // signed ints
```

; If only consists of Boolean AND's, follow complement rule

```
; assume a in R0, and b in R1
      CMP R0, R1
     BLT else ; complement of >
      CMP R1, #10
     BGE else ; complement of <
     CMP R0, #20
                     ; complement of >
     BLE else
        ... ; if-body
     B endif
else:
        ... ; else-body
endif:
```

Recall C uses Lazy Evaluation https://en.wikipedia.org/wiki/Lazy\_evaluation



## Compound Condition (

```
if (a >= b || b < 10 || ... || a > 20) // signed ints
```

;If only Boolean OR's, then complement only the last condition

```
; assume a in R0, and b in R1
          CMP R0, R1
          BGE if-body ; no complement, and br to if-body
          CMP R1, #10
          BLT if-body
                          ; no complement, and br to if-body
          CMP R0, #20
                           ; complement of >
          BLE else
if-body:
            ... ; if-body
         B endif
else:
            ... ; else-body
endif:
```

Again, Recall C uses Lazy Evaluation



# Exercise 1

```
if ((a + b < c && flag1) | | (flag2 && !(a == b)))
{
    // if-body
} else
{
    // else-body
}</pre>
```

### Function Call Convention

# What is required for supporting a function call?

- Passing parameters
- Getting the return value
- Sharing registers between Caller and Callee
- Local storage (typically placed in reg or on the Stack)
- Jumping to the Callee
- Returning to the Caller

# Why we study the C calling convention

- Must follow it when mixing C with assembly or using precompiled C library functions
- The calling convention is **NOT** part of the instruction set architecture. It is an agreed-upon convention to allow a compiler and human to generate code that can work together



# ARM Function Call Standard: Passing Parameters and Return Value

### **Function parameters**

- Use R0, R1, R2, R3
- Parameters passed to R0 R3 in order.
- Parameter size: 2, or 1 bytes
  - Value is Zero or Signed extended before placed in a register
- Parameter size 8 bytes
  - Use a pair of registers (e.g. R1:R0)
- Extra parameters placed on the Stack

#### Function return value

- 8-bit in R0 (Zero or Signed extended)
- 16-bit in R0 (Zero or Signed extended)
- 32-bit in R0
- 64-bit in R1:R0



#### **ARM Function Call Standard: Sharing Registers**

How to share registers between Caller and Callee?

### Non-volatile(Callee must preserve):R4-R11, SP

<u>Callee</u> must make sure these register values are preserved/restored. In other words, the Caller can assume the value of these registers after the Callee function returns will be the same as before the Callee function was called.

# Volatile (Callee can freely modify): R0-R3, LR

If the Caller wants the values of these registers to be the same before and after the Callee function executes, then the **Caller** must preserve them before the Callee function executes, and restore them after Callee function executes.



### Preserving and Restoring Registers

- Preserve a Register Value
  - Place the register value somewhere "safe"
  - A place in Data Memory called the Stack is this "safe" place
- Restore a Register Value
  - Place the value saved to the Stack back to the register
- Where is the Stack and how does it work?
  - Starts at the highest address in Data Memory (Bottom of Stack)
  - Values are placed and removed from the Top of the Stack
  - Placing a value on the Stack causes it to grow (Downward)
  - Removing a value from the Stack cause it to shrink (Upward)
  - Location of the Top of the Stack is always in register SP (R13).
- Assembly Instructions used
  - PUSH Rn: Place the value of Rn to the "top" of the Stack. Then decrease the value of SP by 4. [SP] ← Rn, SP ← SP-4.
  - POP Rn: Increase the value of SP by 4, then remove value at "top" of the Stack and place into Rn. SP←SP+4, Rn ← [SP]





# Summary Uses of the Stack

- Preserving and Restoring Registers
  - See previous slide
- Passing Function parameters when there are more parameters than parameter registers (R0 – R3)
  - Extra parameters are PUSHed onto the stack before a function call, and POPed after the function returns
- Store local variables, when it is not convenient to use registers
  - Note: it is more efficient to access data from a register, than from Data Memory (i.e. the Stack)
- Function Stack-Frame: Contains information associated with a called function
  - E.g. Function args, local vars, return address, preserved values



#### PUSH

PUSH: Place a register value onto the top of the Stack

Syntax: PUSH Rn

Operands:  $0 \le n \le 12$ , n=14: Note Rn can be a list of

registers, encoded as: registers = '0':M:'0':register\_list

Operation: [SP]  $\leftarrow$  Rn; SP  $\leftarrow$  SP - 4

$$PC \leftarrow PC + 4$$

Binary Format:

| 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7    | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|-----|----|-----|----|----|----|---|---|------|-----|------|----|---|---|---|---|
| 1   | 1  | 1   | 0  | 1  | 0  | 0 | 1 | 0    | 0   | 1    | 0  | 1 | 1 | 0 | 1 |
| 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7    | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
| (0) | М  | (0) |    |    |    |   | 1 | regi | ste | r li | st |   |   |   |   |



#### POP

POP: Remove value at the top of Stack and place in a register.

Syntax: POP Rn

Operands:  $0 \le n \le 12$ , n=14, n=15: Note Rn can be a list of

registers, encoded as: registers = P:M:'0':register\_list

Operation:  $SP \leftarrow SP + 4$ ;  $Rn \leftarrow [SP]$ 

PC ← PC+ 4

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Binary Format:

1 1 1 0 1 0 0 0 1 1 1 1 1 0 1

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

P M (0) register\_list

#### Jump to and return from a function

- Jump to Callee
  - Save address to use for returning to Caller
  - Update PC to address of first instruction of Callee function
- Return to Caller
  - Callee updates PC to get back to the Caller
- Assembly Instructions used
  - BL label: Branch with link, places PC + 4 into the LR (R14), and PC ← label. Where the label is the name of the function being called.
  - BX LR: Branch eXchange, places the value of LR (R14) into the PC. i.e. PC ← LR. Assuming LR (R14) contains the return address.



#### Branch with Link

BL: Branch to target address & store PC+4 to Link Register

Syntax: BL label

Operands: label encoded into: S:I1:I2:imm10:imm11:'0'

Operation: LR  $\leftarrow$  PC+4; PC  $\leftarrow$  PC+ S:I1:I2:imm10:imm11:'0',

**Binary Format:** 

$$12 = NOT(J2 EOR S)$$

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5   | 4   | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|----|-----|-----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | S  |   |   |   |    | imr | n10 | ) |   |   |   |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5   | 4   | 3 | 2 | 1 | 0 |
| 1  | 1  | J1 | 1  | J2 |    |   |   |   | in | nm1 | 11  |   |   |   |   |



# Branch eXchange

BX: Branch to address located in a register

Syntax: BX Rn

Operands:  $0 \le n \le 15$ 

Operation:  $PC \leftarrow Rn$ 

Note: Bit[0] of Rn specifies if the Thumb or ARM Instruction set should be used.



# Function Call: Example

```
main: ...
                               ; call setup
                               ; call myfunc
            BL myfunc
                               ; return to here
myfunc:
                               ; prologue
                               ; function body
                               ; epilogue
                               ; return
```

# **ARM Function Call Standard**



| R7      |
|---------|
| R6      |
| R5      |
| R4      |
| R3 (a4) |
| R2 (a3) |
| R1 (a2) |
| R0 (a1) |

Return value: 8 bytes

Return value: 4 bytes or less

Non-volatile: <u>Callee</u> must preserve/restore if it uses

Volatile: <u>Caller</u> must preserve/restore if it wants the register to maintain its value across a function call

a: Function argument (Assuming each param is 4 bytes or less)



# Exercise 2(Function Call, Push & Pop)

int x, y, z; // x @ 0x1000\_A000, y @ 0x1000\_B000, z @ 0x1000\_C000

```
void my_func()
  z = max(x, y);
int max(int a, int b)
  if(a<b)
     return b;
  else
     return a;
```

#### Function Call: Ans of the Exercise 2

```
int max(int a, int b)
           if(a<b)
             return b;
           else
             return a;
max:
      ; a=>R0, b=>R1, return value in R0
     CMP R0, R1; compare a, b
     BRGE endif ; branch if a>=b
     MOV R0, R1; move b to R0
endif:
                     ; Return to Caller
      BX LR
```

```
int add2(int a, int b) {
 return a+b;
int add3(int a, int b, int c) {
 return add2(add2(a, b), c);
int sum, x, y, z; // x @ 0x1000_0000, y @ 0x1000_0004,
                // z @ 0x1000_0008, sum @ 0x1000_000C
int main() {
 sum = add3(x, y, z);
```

```
int add2(int a, int b) {
            return a+b;
add2:
      ; a=>R0, b=>R1, return value in R0
      ADDS R0, R1; a+b
                      ; Return to Caller
      BX LR
```

```
int add3(int a, int b, int c) {
             return add2(add2(a, b), c);
add3:
      ; a=>R0, b=>R1, c=>R2, return value in R0
      PUSH LR ; Save return address for add3
      PUSH R2 ; Save c
      BL add2 ; call add2(a,b)
      POP R1 ; Restore c to R1
                ; call add2(add2(a,b), c)
      BL add2
                 ; Restore return address for add3
      POP LR
               ; Return to Caller
      BX LR
Question: Why save c?
```

How main() calls add3:

Assume for some reason R3 and R5

- must be preserved across the function call
- // sum = add3(x, y, z);
- // x @ 0x1000\_0000, y @ 0x1000\_0004, z @ 0x1000\_0008
- // sum @ 0x1000\_000C
- main:

```
PUSH R3 ; Save R3

MOVW R4, 0x0000 ; Get base address

MOVT R4, 0x1000

LDR R0, [R4, #0] ; load x ; 1st parameter of add3

LDR R1, [R4, #4] ; load y ; 2nd parameter of add3

LDR R2, [R4, #8] ; load z ; 3rd parameter of add3

BL add3 ; call add3(x,y, z), return value in R0

STR R0, [R4, #c] ; ; store result to sum

POP R3 ; Restore R3

Question: Is it not necessary to push/pop R5?
```

# Translating C Control Statements and Function Calls, Loops, Interrupt Processing



### **C Control Statements**

#### Loop statements:

```
While statement:
                       Do-While statement:
                       do
 while (cond)
   loop-body;
                         loop-body
                       } while (cond);
For statement:
for (init-expr; cond-expr; incr-expr)
  loop-body;
```

# DO-WHILE Loop

```
Example:
                 void strcpy (char *dst,
                                char *src)
                      char ch;
Do-While statement:
                      do {
do
                          ch = *src++;
  loop-body
                          *dst++ = ch;
} while (cond);
                      } while (ch);
```

# DO-WHILE Loop

#### Control and Data Flow Graph



#### Linear Code Layout





## DO-WHILE Loop

```
parameter: dst=>R0, src=>R1
  reg use: ch=>R2
strcpy:
      ; e.g. initialize local vars
loop:
         LDRB R2, [R1], #1
                           ; Load 1 byte from [R1] into R2
       and increment R1
                         ; Store 1 byte from R2 into [R0],
         STRB R2, [R0], #1
       then increment RO
         CMP R2, #0
                         ; Compare ch (R2) with 0 (null
       terminator '\0')
         BEQ end copy ; If ch == 0, end loop (branch if
       equal/zero flag set)
         B loop
                       ; Otherwise, repeat loop
       end copy:
         BX LR
                       ; Return to caller
```

```
do {
    ch = *src++;
    *dst++ = ch;
} while (ch != 0);
```



# WHILE Loop

#### Control and Data Flow Graph



#### Linear Code Layout



(optional prologue and epilogue not shown)



# WHILE Loop Example

```
strlen(): return the length of a C string
int strlen(char *str)
  int len = 0;
                           While statement:
  while (*str++)
                           while (cond)
     len++;
                              loop-body;
  return len;
```

# WHILE Loop

```
; R0 = pointer to input string (str)
; R3 = length counter (len)
; R2 = temporary register to hold character (tmp_char)
ANDS R3, R3, #0; Set R3 = 0 \rightarrow initialize length to zero (prologue)
B test
               ; Jump to test condition before entering loop (pre-check)
loop:
  ADDS R3, R3, #1 ; Increment length counter
(len++)
test:
   LDRB R2, [R0], #1 ; Load byte from [R0] into R2
and increment R0 (tmp char = *str++)
   CMP R2, #0
                   ; Check if tmp char is null
terminator '\0'
   BNE loop
                  ; If tmp char != 0, repeat loop
                   ; Move result (len) into RO (as
 MOV RO, R3
 return value)
   BX LR
                 ; Return to caller
```

```
int strlen(char* str) {
  int len = 0;
  while (*str++ != 0)
     len++;
  return len;
}
```



# Exercise 3

Translate the below C code for counting the 1 bits in R0 into ARM assembly code, using the registers indicated by the variable names.

```
r3 = 1;
r1 = 0;
while (r3 != 0) {
    if ((r0 & r3) != 0) {
        r1 = r1 + 1;
    }
    r3 = r3 + r3;
}
```

#### Exercise 4

```
if (a > b) {
    do {
        a = a - b;
    } while (a >= 55);
    --b;
} else {
    b = b + 44;
}
```

#### Your Task:

Translate the above C code into ARM assembly, following these constraints:

- a. You may use only R0–R3
- b. Instruction Timings:
   MOV, SUB, ADD, CMP: 1 cycle
   Conditional branch (BNE, BLE, BGT, etc.): 3 cycles
   Unconditional branch (B, BX): 2 cycles

#### **Optimization Goals:**

- a. Minimize total cycle cost
- b. Avoid stack usage
- c. Avoid unnecessary instructions or comparisons
- d. Compact loop (as few lines as possible)

Final values of a and b must remain in R0 and R1 respectively.

# Exercise 4- Part Two (Optional)

# if (a > b) { do { a = a - b; } while (a >= 55); --b; } else { b = b + 44; }

#### Your Task:

Translate the above C code into ARM assembly, following these constraints:

- a. You may use only R0–R3
- b. Instruction Timings:
   MOV, SUB, ADD, CMP: 1 cycle
   Conditional branch (BNE, BLE, BGT, etc.): 3 cycles
   Unconditional branch (B, BX): 2 cycles

#### Optimization Goals:

- a. Minimize total cycle cost
- b. Avoid stack usage
- c. Avoid unnecessary instructions or comparisons
- d. Compact loop (as few lines as possible)
  Final values of a and b must remain in R0 and R1 respectively.

#### Part Two-

Assume: Initial a = 200; Initial b = 30; Answer the following:

- 1. How many iterations of the do-while loop will execute?
- 2. What is the total number of machine cycles executed (based on the instruction costs)?